Open Site Navigation

Join the Entrada community

Come work with us. The companies in our network are always looking for talented, energetic, imaginative teammates who share their vision for the future.

HW Design Verification Intern

d-Matrix

d-Matrix

Design
Santa Clara, CA, USA
USD 30-60 / hour
Posted on Mar 6, 2026

Location

Santa Clara

Employment Type

Intern

Location Type

Hybrid

Department

R&D - HW Verification

Compensation

  • $30 – $60

The pay range below is for all roles at this level across all US locations and functions. Individual pay rates depend on a number of factors—including the role’s function and location, as well as the individual’s knowledge, skills, experience, education, and training. We also offer incentive opportunities that reward employees based on individual and company performance. This is in addition to our diverse package of benefits centered around the wellbeing of our employees and their loved ones. In addition to the usual Medical/Dental/Vision/401k, our inclusive rewards plan empowers our people to care for their whole selves. An investment in your future is an investment in ours.

At d-Matrix, we are focused on unleashing the potential of generative AI to power the transformation of technology. We are at the forefront of software and hardware innovation, pushing the boundaries of what is possible. Our culture is one of respect and collaboration.

We value humility and believe in direct communication. Our team is inclusive, and our differing perspectives allow for better solutions. We are seeking individuals passionate about tackling challenges and are driven by execution. Ready to come find your playground? Together, we can help shape the endless possibilities of AI.

Location:

Hybrid, working onsite at our Santa Clara office 3 days per week.
12 Week Program: June 1st - August 21st or June 22nd - September 11th

Job Title: HW Design Verification Intern

What you will do

You will work alongside a team building state-of-the-art LLM inference SoCs, gaining hands-on exposure to modern compute units, crossbars, chiplet interconnects, and high-performance memory interfaces.

In this role,

  • You’ll contribute to the functional verification of complex hardware blocks using UVM-based methodologies and

  • Accelerate bug-finding with formal verification techniques using SystemVerilog Assertions (SVA).

  • You’ll also develop and maintain tools that improve simulation efficiency and verification productivity, and

  • Help explore how emerging AI-assisted workflows can strengthen DV methodology.

What you will bring

  • Pursuing a Master’s or PhD degree in Electrical and Computer Engineering, or a related scientific discipline

  • Relevant coursework in Computer Architecture, Verilog, and/or FPGA development

  • Familiarity with the SystemVerilog programming language (required)

  • Familiarity with SystemVerilog Assertions (SVA) (preferred, not required)

  • Current knowledge of AI SoC and/or LLM inference architectures (preferred, not required)

  • Excellent verbal and written communication skills

Equal Opportunity Employment Policy

d-Matrix is proud to be an equal opportunity workplace and affirmative action employer. We’re committed to fostering an inclusive environment where everyone feels welcomed and empowered to do their best work. We hire the best talent for our teams, regardless of race, religion, color, age, disability, sex, gender identity, sexual orientation, ancestry, genetic information, marital status, national origin, political affiliation, or veteran status. Our focus is on hiring teammates with humble expertise, kindness, dedication and a willingness to embrace challenges and learn together every day.

d-Matrix does not accept resumes or candidate submissions from external agencies. We appreciate the interest and effort of recruitment firms, but we kindly request that individual interested in opportunities with d-Matrix apply directly through our official channels. This approach allows us to streamline our hiring processes and maintain a consistent and fair evaluation of al applicants. Thank you for your understanding and cooperation.

Compensation Range: $30 - $60